Please use this identifier to cite or link to this item: http://dspace.azjhpc.org/xmlui/handle/123456789/35
Title: FAULT-TOLERANT ADAPTIVE XY ROUTING FOR MULTIPROCESSORS IN HPC NETWORK
Authors: Dadheech, Pankaj
Kumar, Ankit
Keywords: Networks;Interconnection;Network on Chip (NoC);Efficiency;Throughput;Latency;Channel Allocation
Issue Date: Jun-2020
Publisher: Azerbaijan Journal of High Performance Computing
Abstract: Interconnection of networks use in multiprocessors multi-computer and distributed shared memory architecture; basically, it connects many networks simultaneously in each time interval. The objective of this paper is to compare the simulation results in certain functionalities of Network on Chip. It’s a wide area of research on routing and topological structure. The archi-tecture of NoC is scalable network architecture. Point to point interconnection of links, switch functionality is used, verity in routing algorithms, topologies provide enhance performance as per efficiency, throughput, Latency, channel allocation manner, and comparison with the previ-ous methodology of the chip. This paper focuses on the fault tolerance adaptive routing on HPC mesh and compares its results with already implemented 2D mesh topology with parame-ters like path diversity, Total Power Consumed, Latency, Throughput, and Fault Tolerance.
URI: http://localhost:8080/xmlui/handle/123456789/35
ISSN: 2616-6127
2617-4383
DOI: https://doi.org/10.32010/26166127.2020.3.1.94.118
Journal Title: Azerbaijan Journal of High Performance Computing
Volume: 3
Issue: 1
First page number: 94
Last page number: 118
Number of pages: 25
Appears in Collections:Azerbaijan Journal of High Performance Computing

Files in This Item:
File Description SizeFormat 
doi.org.10.32010.26166127.2020.3.1.94.118.pdf1.25 MBAdobe PDFView/Open


Items in DSpace are protected by copyright, with all rights reserved, unless otherwise indicated.